Arun Viswanathan, Nancy Feldman, et al.
IEEE Communications Magazine
Sparse-matrix vector multiplication is an important kernel that often runs inefficiently on superscalar RISC processors. This paper describes techniques that increase instruction-level parallelism and improve performance. The techniques include reordering to reduce cache misses (originally due to Das et al.), blocking to reduce load instructions, and prefetching to prevent multiple load-store units from stalling simultaneously. The techniques improve performance from about 40 MFLOPS (on a well-ordered matrix) to more than 100 MFLOPS on a 266-MFLOPS machine. The techniques are applicable to other superscalar RISC processors as well, and have improved performance on a Sun UltraSPARC™ I workstation, for example.
Arun Viswanathan, Nancy Feldman, et al.
IEEE Communications Magazine
J.P. Locquet, J. Perret, et al.
SPIE Optical Science, Engineering, and Instrumentation 1998
Michael Ray, Yves C. Martin
Proceedings of SPIE - The International Society for Optical Engineering
S. Sattanathan, N.C. Narendra, et al.
CONTEXT 2005