W.H. Mallison, R.E. Miller, et al.
IEEE TAS
We have developed and are regularly practicing a seven mask-level Josephson integrated circuit fabrication process tailored to de SQUID requirements and intended for SQUID studies and other scientific applications of Josephson technology. The process incorporates low capacitance Nb/Nb2O5/PbAuIn. edge junctions, PdAu shunt resistors, and a wiring pitch of 5μm for the SQUID input coil level (which is PbAuIn). The junctions can be made as small as 2μm by 0.3μm, with a capacitance (including parasitics) of ~0.14 pF. This process yields stable and reliable junctions and integrated circuits. © 1987 IEEE.
W.H. Mallison, R.E. Miller, et al.
IEEE TAS
W.-Y. Lee, J.R. Salem, et al.
Physica C: Superconductivity and its applications
R.H. Koch, G. Grinstein, et al.
Physical Review Letters
A.W. Kleinsasser, J. Woodall, et al.
Applied Physics Letters