A high performance 90 nm SOI technology with 0.992 μm2 6T-SRAM cellMukesh KhareS. Kuet al.2002IEDM 2002
32 NM Logic patterning options with immersion lithographyK. LaiS. Burnset al.2008SPIE Advanced Lithography 2008
Patterning strategies for gate level tip-tip distance reduction in SRAM cell for 45nm and beyondHaoren ZhuangHelen Wanget al.2007ISTC 2007
High performance 65 nm SOI technology with dual stress liner and low capacitance SRAM cellE. LeobandungH. Nayakamaet al.2005VLSI Technology 2005
Trimming of hard-masks by gaseous chemical oxide removal (COR) for sub-10nm gates/fins, for gate length control and for embedded logicWesley C. NatzleDavid Horaket al.2004ASMC 2004