Xiaoxiong Gu, Lavanya Turlapati, et al.
EPEPS 2011
A power-efficient equalizing serial receiver, including a 2-stage continuous-time linear equalizer (CTLE) and 1-tap decision feedback equalizer (DFE), is reported operating at data rates of up to 20 Gb/s. The DFE adopts a half-rate speculative architecture without explicit summing amplifiers by injecting offset-controlling currents directly into StrongARM sampling latches. At 20 Gb/s, a PCB trace with 26.3dB of loss is equalized while consuming 13.2mW (0.66 pJ/bit). © 2011 JSAP (Japan Society of Applied Physi.
Xiaoxiong Gu, Lavanya Turlapati, et al.
EPEPS 2011
T.N. Huynh, Anand Ramaswamy, et al.
Journal of Lightwave Technology
Jason S. Orcutt, Douglas M. Gill, et al.
OFC 2016
Benjamin G. Lee, Seongwon Kim, et al.
CLEO 2014