Dynamic measurement of critical-path timing
Alan J. Drake, Robert M. Senger, et al.
ICICDT 2008
A PowerPC system-on-a-chip processor which makes use of dynamic voltage scaling and on-the-fly frequency scaling to adapt to the dynamically changing performance demands and power consumption constraints of high-content, battery powered applications is described. The PowerPC core and caches achieve frequencies as high as 380 MHz at a supply of 1.8 V and active power consumption as low as 53 mW at a supply of 1.0 V. The system executes up to 500 DMIPS and can achieve standby power as low as 54 μW. Logic supply changes as fast as 10 mV/ μs are supported. A low-voltage PLL supplied by an on-chip regulator, which isolates the clock generator from the variable logic supply, allows the SOC to operate continuously while the logic supply voltage is modified. Hardware accelerators for speech recognition, instruction-stream decompression and cryptography are included in the SOC. The SOC occupies 36 mm2 in a 0.18 μm, 1.8 V nominal-supply, bulk CMOS process.
Alan J. Drake, Robert M. Senger, et al.
ICICDT 2008
Shu-Jen Han, Dharmendar Reddy, et al.
ACS Nano
Jayakumaran Sivagnaname, Hung C. Ngo, et al.
ISQED 2005
Keunwoo Kim, Jente B. Kuang, et al.
IEEE Transactions on Electron Devices