G. Wang, K. Cheng, et al.
IEDM 2006
We present an on-chip word line (WL) dual supply system for server class embedded DRAM (eDRAM) applications. The design consists of switched capacitor charge pumps, voltage regulators, reference and clock circuits. Charge pump engines feature efficient charge transfer and energy conversion, boosting unregulated rails to 1.8x supply. At vdd=lV, regulated high (1.5 to 1.7V) and low (-0.3 to -0.6V) levels ensure WL overdrive and cell turn-off, respectively, with rippling <±35mV and maintenance power <780uW/2Mb-DRAM. The system supports >2GHz AC array access and can endure excessive DC load. © 2008 IEEE.
G. Wang, K. Cheng, et al.
IEDM 2006
J.A. Mandelman, J. Barth, et al.
IEEE International SOI Conference 1996
Pong-Fei Lu, Ching-Te Chuang, et al.
IEEE Journal of Solid-State Circuits
P.F. Lu, J. Ji, et al.
LPED 1996