Towards InGaAs MSDRAM capacitor-less cells
Carlos Navarro, Santiago Navarro, et al.
ECS Meeting 2018
The Z2-FET operation as capacitorless DRAM is analyzed using advanced 2-D TCAD simulations for IoT applications. The simulated architecture is built based on actual 28-nm fully depleted silicon-on-insulator devices. It is found that the triggering mechanism is dominated by the front-gate bias and the carrier's diffusion length. As in other FB-DRAMs, the memory window is defined by the ON voltage shift with the stored body charge. However, the Z2-FET's memory state is not exclusively defined by the inner charge but also by the reading conditions.
Carlos Navarro, Santiago Navarro, et al.
ECS Meeting 2018
Carlos Navarro, Siegfried Karg, et al.
Nature Electronics
Carlos Navarro, Meng Duan, et al.
IEEE T-ED
Carlos Navarro, Santiago Navarro, et al.
IEEE J-EDS