Carlos Navarro, Joris Lacord, et al.
IEEE T-ED
2-D numerical simulations are used to demonstrate the Z2-FET as a competitive embedded capacitor-less dynamic random access memory cell for low-power applications. Experimental results in 28-nm fully depleted-silicon on insulator technology are used to validate the simulations prior to downscaling tests. Default scaling, without any structure optimization, and enhanced scaling scenarios are considered before comparing the bit cell area consumption and integration density with other eDRAM cells in the literature.
Carlos Navarro, Joris Lacord, et al.
IEEE T-ED
Carlos Navarro, Santiago Navarro, et al.
ECS Meeting 2018
Carlos Navarro, Joris Lacord, et al.
IEEE T-ED
Carlos Marquez, Carlos Navarro, et al.
Journal of Applied Physics