Christophe R. Tretz, C.T. Chuang, et al.
IEEE International SOI Conference 1998
This paper presents a high-speed low-power direct-coupled complementary push-pull ECL (DC-PP-ECL) circuit. The circuit features a direct-coupled pnp pull-up and npn pull-down scheme with no extra biasing circuit for the push-and pull-transistor. The bias of the pull-up pnp transistor is established entirely by direct tapping of the existing voltage levels in the current switch. The scheme provides a sharp self-terminating dynamic current pulse through the pull-up pnp transistor during the switching transient, thus completely decoupling the collector load resistor from the delay path. Based on a 0.8-µm double-poly self-aligned complementary bipolar process, the circuit offers 2.0X (2.2X) improvement in the loaded delay at 1.0 (0.5) mW/gate and 2.2X improvement in the load driving capability at 1.0 mW/gate compared with the conventional ECL circuit. © 1994 IEEE
Christophe R. Tretz, C.T. Chuang, et al.
IEEE International SOI Conference 1998
T.C. Chen, J.D. Cressler, et al.
VLSI Technology 1989
C.T. Chuang, Ken Chin, et al.
IEEE Journal of Solid-State Circuits
B.S. Wu, C.T. Chuang, et al.
CICC 1992