Phillip J. Restle, Craig A. Carter, et al.
Digest of Technical Papers-IEEE International Solid-State Circuits Conference
The time delay of digital signals propagating through CMOS gates is unavoidably subject to some timing jitter, which imposes a lower limit on circuit jitter performance. Some of the jitter is fundamental to the nature of CMOS gates, and cannot be eliminated, and some is due to power supply noise, which can be controlled to some extent. A technique for distinguishing between these two components, and obtaining their numerical values, is described, and the technique is demonstrated with simple inverters.
Phillip J. Restle, Craig A. Carter, et al.
Digest of Technical Papers-IEEE International Solid-State Circuits Conference
Keith A. Jenkins, Pong-Fei Lu
Microelectronics Reliability
C. Zhou, Keith A. Jenkins, et al.
IRPS 2018
Phillip J. Restle, Timothy G. McNamara, et al.
IEEE Journal of Solid-State Circuits