Device footprint scaling for ultra thin body fully depleted SOI
Jie Deng, Keunwoo Kim, et al.
ISQED 2007
Pragmatic design of triple-gate (TG) devices is presented by considering corner effects, short-channel effects, and channel-doping profiles. A novel TG MOSFET structure with a polysilicon gate process is proposed using asymmetrical n+}/p+ polysilicon gates. CMOS-compatible VT's for high-performance circuit applications can be achieved for both nFET and pFET. The superior subthreshold characteristics and device performance are analyzed and validated by 3-D numerical simulations. Comparisons of device characteristics with a midgap metal gate are presented. © 2008 IEEE.
Jie Deng, Keunwoo Kim, et al.
ISQED 2007
Keunwoo Kim, Hussein I. Hanafi, et al.
IEEE Transactions on Electron Devices
Saibal Mukhopadhyay, Keunwoo Kim, et al.
IEEE Transactions on Electron Devices
Jie Deng, Keunwoo Kim, et al.
IEEE Transactions on Electron Devices