S.M. Sadjadi, S. Chen, et al.
TAPIA 2009
This paper presents all overview of Phaser, a toolset and methodology for modeling the effects of sqft errors on the architectural and microarchitectural functionality of a system. The Phaser framework is used to understand the system-level effects of soft-error rates of a microprocessor chip as its design evolves through the phases of preconcept, concept, high-level design, and register-transfer-level design implementation. Phaser represents a strategic research vision that is being proposed as a next-generation toolset for predicting chip-level failure rates and studying reliability-performance tradeoffs during the phased design process. This paper primarily presents Phaser/ M1, the early stage of the predictive modeling of behavior. © Copyright 2008 by International Business Machines Corporation.
S.M. Sadjadi, S. Chen, et al.
TAPIA 2009
Elliot Linzer, M. Vetterli
Computing
Minkyong Kim, Zhen Liu, et al.
INFOCOM 2008
John M. Boyer, Charles F. Wiecha
DocEng 2009