High performance 65 nm SOI technology with dual stress liner and low capacitance SRAM cellE. LeobandungH. Nayakamaet al.2005VLSI Technology 2005
Performance comparison and channel length scaling of strained Si FETs on SiGe-on-insulator (SGOI)J. CaiK. Rimet al.2004IEDM 2004
Application of an SOI 0.12-μm CMOS technology to SoCs with low-power and high-frequency circuitsJean-Olivier PlouchartNoah Zamdmeret al.2003IBM J. Res. Dev
Electrical integrity of state-of-the-art 0.13 μm SOI CMOS devices and circuits transferred for three-dimensional (3D) integrated circuit (IC) fabricationK.W. GuariniA. Topolet al.2002IEDM 2002
Performance enhancement on sub-70 nm strained silicon SOI MOSFETS on ultra-thin thermally mixed strained silicon/SiGe on insulator(TM-SGOI) substrate with raised S/DB.H. LeeA.C. Mocutaet al.2002IEDM 2002
Suitability of scaled SOI CMOS for high-frequency analog circuitsN. ZamdmerJ.O. Plouchartet al.2002ESSDERC 2002