Toke M. Andersen, Florian Krismer, et al.
IEEE-TEPL
A novel architecture for clock generation in dual-loop subrate clock and data recovery (CDR) circuits is proposed based on an adjustable phase-locked loop (PLL). The adjustable PLL (adjPLL) generates eight equidistant clock phases, whose timing with respect to a reference clock can be simultaneously shifted in steps of 3 ps, controllable by a digital value. The programmable phase shift is achieved by adding the weighted outputs of several XOR phase detectors. The measured tracking jitter of the PLL, fabricated in 90-nm SOI CMOS, is 0.94 ps rms at 2.5 GHz, and the power consumption is 20 mW at VDD = 0. 9 V. The circuit occupies an area of only 0.016 mm 2. © 2005 IEEE.
Toke M. Andersen, Florian Krismer, et al.
IEEE-TEPL
John Bulzacchelli, Troy Beukema, et al.
ISSCC 2012
Lukas Kull, Danny Luu, et al.
IEEE JSSC
Pier Andrea Francese, Thomas Toifl, et al.
A-SSCC 2013