A shorted global clock design for multi-GHz 3D stacked chips
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
Fully scaled NMOS devices, circuits, and dynamic memory with 1/2-µm nominal minimum dimensions at each level have been fabricated using direct-write e-beam patterning. This high-density NMOS technology yields nominally loaded average gate delays of 650 ps/stage with a power dissipation of 38 µW. The characteristics of this technology are presented with specific emphasis placed on features of the design which are unique to submicrometer MOSFET's, including a study of nonscaling effects and their impact on the device and circuit design. Copyright © 1985 by The Institute of Electrical and Electronics Engineers, Inc.
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
Wen-Hsing Chang, Bijan Davari, et al.
IEEE T-ED
Hu H. Chao, Robert H. Dennard, et al.
IEEE Journal of Solid-State Circuits
Rick L. Mohler, Christopher W. Long, et al.
IEEE Journal of Solid-State Circuits