Chih-Hsiang Ho, Keith A. Jenkins, et al.
IRPS 2014
The pronounced impact of process uncertainties on the power-performance characteristics of systems has necessitated characterization and design efforts that aim to maximize the parametric yield of the design. This paper describes a completely digital on-chip technique to measure local random variation of FET current. The measurement circuit consists of a series connection of an array of independently selectable devices and a single common load device. The voltage at the intermediate node indicates the variation from device to device, and is digitized by a voltage-controlled oscillator and on-chip frequency counters. This eliminates analog current measurements and enables very rapid, all-digital measurement of single FET variability, which can also be carried out in the field. The effectiveness of the technique is illustrated using measurements results from a test chip designed in a 45-nm SOI process. © 2006 IEEE.
Chih-Hsiang Ho, Keith A. Jenkins, et al.
IRPS 2014
Subho Chatterjee, Minki Cho, et al.
SEMI-THERM 2012
Keith A. Jenkins, Byungdu Oh
Journal of Applied Physics
Eduard Cartier, Amlan Majumdar, et al.
ESSDERC 2017