M. Hargrove, S.W. Crowder, et al.
IEDM 1998
Exponential growth in leakage power density with physical scaling is driving ULSI technology towards innovative device architectures. Double-Gate CMOS (DGCMOS), achieved through use of the Delta Device (1), or FinFET (2), provides both a tactical solution to the gate-leakage challenge and a strategic scaling advantage. FinFET fabrication is very close to that of conventional CMOS process, with only minor disruptions, yielding the potential for a rapid deployment to manufacturing. Planar circuit designs have been converted to FinFET-DGCMOS without disruption to physical area.
M. Hargrove, S.W. Crowder, et al.
IEDM 1998
Yuan Taut, E. Nowak
IEDM 1997
Q. Liang, J.B. Johnson, et al.
ISDRS 2007
D. Fried, E. Nowak, et al.
Device Research Conference 2003