Marwan H. Khater, Zhen Zhang, et al.
IEEE Electron Device Letters
A dopant-segregation technique for junction engineering has been demonstrated on trigate transistors using a process flow that does not include raised source/drain epitaxy. It is shown that the dopant-segregation technique reduces the off-state leakage current and improves the on-state performance for NFET devices when compared with control devices built using conventional junction engineering. The dopant-segregation process has no observable impact on PFET device performance. © 1980-2012 IEEE.
Marwan H. Khater, Zhen Zhang, et al.
IEEE Electron Device Letters
Fei Liu, Xiaoxiong Gu, et al.
ECTC 2010
Michael A. Guillorn, Josephine Chang, et al.
VLSI Technology 2011
Qitao Hu, Paul Solomon, et al.
Nature Communications